首页 | 本学科首页   官方微博 | 高级检索  
     


Computationally efficient locality-aware interconnection topology for multi-processor system-on-chip (MP-SoC)
Authors:Khan  Haroon-Ur-Rashid  Shi   Feng  Ji   WeiXing  Gao   YuJin  Wang   YiZhuo  Liu   CaiXia  Deng   Ning  Li   JiaXin
Affiliation:1.School of Computer Sicence and Technology, Beijing Institute of Technology, Beijing, 100081, China
;
Abstract:This paper evaluates the Triplet Based Architecture, TriBA – a new idea in chip multiprocessor architectures and a class of Direct Interconnection Network (DIN). TriBA consists of a 2D grid of small, programmable processing units, each physically connected to its three neighbors so that advantageous features of group locality can be fully and efficiently utilized. Any communication model can be well characterized by locality properties and, any topology has its intrinsic, structural, locality characteristics. We propose a new criterion in performance evaluation that is based on the concept of locality in an interconnection network, the “lower layer complete connect”. Our proposed criterion depicts how completely a processing node is connected to all its neighbors. TriBA is compared with 2D Mesh and Binary Tree as static interconnection network. The comparison / evaluation is enumerated from three orthogonal view points, viz., computational speed, physical layout and cost. Our analysis concludes that TriBA is computationally efficient interconnection strategy that exploits group locality in processing nodes.
Keywords:multiprocessor  locality  interconnection network  VLSI layout  performance evaluation
本文献已被 SpringerLink 等数据库收录!
点击此处可从《科学通报(英文版)》浏览原始摘要信息
点击此处可从《科学通报(英文版)》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号