首页 | 本学科首页   官方微博 | 高级检索  
     


Low Latency High Throughout Circular Asynchronous FIFO
Authors:Yong Xiao, &#x     ,Runde Zhou, &#x  Ú  û  
Affiliation:aInstitute of Microelectronics, Tsinghua University, Beijing 100084, China
Abstract:This paper describes a circular first in first out (FIFO) and its protocols which have a very low la-tency while still maintaining high throughput. Unlike the existing serial FIFOs based on asynchronous micro-pipelines, this FIFO's cells communicate directly with the input and output ports through a common bus, which effectively eliminates the data movement from the input port to the output port, thereby reducing the latency and the power consumption. Furthermore, the latency does not increase with the number of FIFO stages. Single-track asynchronous protocols are used to simplify the FIFO controller design, with only three C-gates needed in each cell controller, which substantially reduces the area. Simulations with the TSMC 0.25 Ijm CMOS logic process show that the latency of the 4-stage FIFO is less than 581 ps and the throughput is higher than 2.2 GHz.
Keywords:asynchronous circuit  asynchronous first in first out (FIFO)  circular  systems on a chip (SOC)  global asynchronous local synchronous (GALS)
本文献已被 CNKI 维普 万方数据 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号