首页 | 本学科首页   官方微博 | 高级检索  
     检索      

基于VHDL和FPGA的自适应数字频率计的研究与设计
引用本文:孙虹,何宏,张大建,孟晖,张艳,宁书岩.基于VHDL和FPGA的自适应数字频率计的研究与设计[J].天津理工大学学报,2008,24(1):24-27.
作者姓名:孙虹  何宏  张大建  孟晖  张艳  宁书岩
作者单位:1. 天津理工大学,天津市薄膜电子与通信器件实验室,天津,300191
2. 天津市计量技术研究所,天津,300192
基金项目:天津市自然科学基金(05YFJMJC13100),天津市社会发展科技重点项目(05YFSYSF033)
摘    要:基于测频原理及FPGA的设计思想,论述了利用VHDL硬件描述语言设计自适应数字频率计的新方法.此设计自顶而下,采用模块化单元构建系统.通过软件智能设计,突破了以往改变闸门时间的方法,使自动换档的实现更加简单可靠.在具体实现上,使用开发工具ISE6.1进行软件开发,Modelsim进行仿真,并将程序下载到作为自适应数字频率计核心电路的FPGA芯片中.与传统方法比,具有外围电路简单,设计周期短,易于修改等优点.

关 键 词:VHDL  FPGA  自适应  数字频率计  电路模块
文章编号:1673-095X(2008)01-0024-04
修稿时间:2007年10月12

Study and design of adaptive digital frequency counter based on VHDL and FPGA
SUN Hong,HE Hong,ZHANG Da-jian,MENG Hui,ZHANG Yan,NING Shu-yan.Study and design of adaptive digital frequency counter based on VHDL and FPGA[J].Journal of Tianjin University of Technology,2008,24(1):24-27.
Authors:SUN Hong  HE Hong  ZHANG Da-jian  MENG Hui  ZHANG Yan  NING Shu-yan
Abstract:Based on the principle of frequency measurement and the programming thought of FPGA,this paper elaborates on a new method for designing adaptive digital frequency counter by using VHDL.This method is up to bottom and develop the system by using modularization cell.By designing intelligent software,it break though the ol method of changing gate time and make the realization of automatic gear-shifting more easy and reliable.In terms of realization,ISE6.1 developmental tool is adopted to expert software,and Modelsim is used to simulate,and the program is transferred to FPGA which is the core circuit of adaptive digital frequency counter.Comparing with traditional method,this method has the merit of simple peripheral circuit,short design period and easy amendment.
Keywords:VHDL  FPGA  adaptive  digital frequency counter  circuit module
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号