首页 | 本学科首页   官方微博 | 高级检索  
     检索      

基于FPGA的高速巴切奇偶排序网络的实现
引用本文:何非,刘洪江,杨军.基于FPGA的高速巴切奇偶排序网络的实现[J].实验科学与技术,2007,5(1):132-135.
作者姓名:何非  刘洪江  杨军
作者单位:云南大学信息学院,云南,昆明,650091
摘    要:巴切奇偶排序网络是使用最广泛的硬件排序算法之一,大量运用在网络通信设备中。实现巴切奇偶排序网络需要进行大量复杂的内部布线,采用传统分离元件的设计方法器件尺寸大、可靠性低、速度慢、不易修改升级。文章利用FPGA(可编程门阵列)来实现巴切奇偶网络,解决了传统设计存在的问题,并对巴切奇偶网络的扩展性进行了研究。实验研究验证了设计的正确性。

关 键 词:现场可编程阵列  VHDL语言  巴切奇偶排序网络
文章编号:1672-4550(2007)01-0132-04
收稿时间:2006-09-21
修稿时间:2006-10-17

The Realization of High-Speed Batcher's Odd-Even Sort Network Based on FPGA
HE Fei,LIU Hong-jiang,YANG Jun.The Realization of High-Speed Batcher''''s Odd-Even Sort Network Based on FPGA[J].Experiment Science & Technology,2007,5(1):132-135.
Authors:HE Fei  LIU Hong-jiang  YANG Jun
Abstract:Batcher's Sort Network is one of the most widely used hardware sorting algorithm. It is widely used in network communication devices. The implementation of Batcher's Sort Network is very difficult. The design based on the traditional element separating has many problems such as large size,low reliability,low speed,difficult to modify and update. In this paper, these problems are overcome by realizing Batcher's Sort Network with FPGA, and the expansibility of Barther's Sort Network is explored. We have used timing analysis and simulations to evaluate the design and proved it valid.
Keywords:EDA
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号