首页 | 本学科首页   官方微博 | 高级检索  
     检索      


Probabilistic Delay Fault Model for DVFS Circuits
Authors:Ting Lei  雷庭  Yihe Sun  孙义和  Figueras Joan
Institution:aInstitute of Microelectronics, Tsinghua University, Beijing 100084, China;bDepartment of Electronic Engineering, Universitat Politècnica de Catalunya, Barcelona 08020, Spain
Abstract:Decreasing the power supply voltage in dynamic voltage frequency scaling to save power consumption may introduce extra delays in CMOS circuits, which may cause errors. This paper presents the probabilistic delay fault model (PDFM), which describes the probability of an error occurring as a function of the power supply voltage and the clock period in synchronous CMOS circuits. In a wide range of applications (graphic, video, digital filtering, etc.), errors occurring with low probability and not remaining for a long time are acceptable. For combinational circuits which have long critical paths with low probability of excitation, a performance increase is achieved with a certain rate of errors determined by the PDFM compared with the traditional design which considers the worst case. The PDFM applied to array multipliers and ripple carry adders shows the agreement of the predicted probabilities with simulated delay histograms to support the practicality of using the PDFM to select power supply voltage and clock period in dynamic voltage frequency scaling circuits with tolerable error rates.
Keywords:dynamic voltage frequency scaling  delay fault  timing violation probability
本文献已被 CNKI ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号