首页 | 本学科首页   官方微博 | 高级检索  
     检索      

同步数字集成电路设计中的时钟树分析
引用本文:殷瑞祥,郭瑢,陈敏.同步数字集成电路设计中的时钟树分析[J].华南理工大学学报(自然科学版),2005,33(6):5-8.
作者姓名:殷瑞祥  郭瑢  陈敏
作者单位:华南理工大学,电子与信息学院,广东,广州,510640
摘    要:时钟树的设计是同步数字集成电路设计中的一个重要部分,对系统的性能和可靠性有很大影响.文中介绍了同步数字系统的组成和时钟偏移的定义,提出了一种时钟树结构的设计方法,基于该方法用布局布线工具Astro对一个8051芯片进行了自动时钟树分析和指定结构的时钟树分析.结果表明,用文中方法设计时钟树结构能得到比自动时钟树分析更好的效果.文中还给出了设计中门控时钟问题的解决方法。

关 键 词:同步数字系统  集成电路设计  时钟树  时钟偏移
文章编号:1000-565X(2005)06-0005-04
修稿时间:2004年9月27日

Clock Tree Analysis in Design of Synchronous Digital Integrated Circuit
YIN Rui-Xiang,Guo Rong,Chen Min.Clock Tree Analysis in Design of Synchronous Digital Integrated Circuit[J].Journal of South China University of Technology(Natural Science Edition),2005,33(6):5-8.
Authors:YIN Rui-Xiang  Guo Rong  Chen Min
Abstract:In designing synchronous digital integrated circuits, the design of clock tree is an important component, which may greatly affect the performance and reliability of the system. In this paper, the constitution of the synchronous digital system and the definition of clock skew are introduced, and a designing method for clock tree is presented. Based on the proposed method, the automatic clock tree synthesis and the structure-specified clock tree synthesis of 8051 chip are then performed using Astro. The results indicate that, compared with the results obtained by the automatic clock tree synthesis, better results can be obtained by the proposed method. Moreover, the solution to the gate clock is presented.
Keywords:synchronous digital system  integrated circuit design  clock tree  clock skew
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号