Low power and high speed explicit-pulsed double-edge triggered level converting flip-flop |
| |
Authors: | Dai Yanyun Shen Jizhong |
| |
Affiliation: | [1]Department of Information Science and Electronics Engineering, Zhejiang University, Hangzhou 310027, P.R. China [2]Faculty of Information and Electronics, Zhejiang Sci-Tech University, Hangzhou 310018, P.R. China |
| |
Abstract: | Variable supply voltage-clustered voltage scaling (VS-CVS) scheme can be very effective in reducing power consumption of CMOS circuits without degrading system performance. Level converting flip-flops (LCFFs) are key elements in the CVS scheme. In this paper, a new explicit-pulsed double-edge triggered level converting flip-flop (nEP-DET-LCFF) is proposed, which employs double-edge triggering technique, dynamic structure, explicit pulse generator,conditional discharge technique and proper arrangement of stacked nMOS transistors to efficiently perform latching and level converting functions simultaneously. The proposed nEP-DET-LCFF combines merits of both conventional explicit-LCFFs and implicit-LCFFs. Simulation shows the proposed nEP-DET-LCFF has improvement of 19.2%~46% in delay, and 19.4%~52.9% in power-delay product (PDP) as compared with the published LCFFs. |
| |
Keywords: | level converter flip-flop low power variable supply voltage |
本文献已被 维普 万方数据 等数据库收录! |
|