首页 | 本学科首页   官方微博 | 高级检索  
     检索      


Fast wire segmenting algorithm considering layout density and signal integrity
Authors:Ma Hong  Ho Chingyen  Peng Silong
Institution:1. National ASIC Design Engineering Center,Institute of Automation,Chinese Academy of Sciences,Beijing 100080,P.R.China
2. Takumi Technology Corporation,Santa Clara,CA 94085,USA
Abstract:A k-shortest path based algorithm considering layout density and signal integrity for good buffer candidate locations is proposed in this paper. Theoretical results for computing the maximal distance between buffers are derived under the timing, noise and slew rate constraints. By modifying the traditional uniform wire segmenting strategy and considering the impact of tile size on density penalty function, this work proposes k-shortest path algorithm to find the buffer insertion candidate locations. The experiments show that the buffers inserted can significantly optimize the design density, alleviate signal degradation, save the number of buffers inserted and the overall run time.
Keywords:candidate location  buffer insertion  layout density  slew  noise
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号