首页 | 本学科首页   官方微博 | 高级检索  
     检索      

低功耗异或同或电路的设计研究
引用本文:兰景宏,王芳,吉利久,贾嵩.低功耗异或同或电路的设计研究[J].北京大学学报(自然科学版),2006,42(3):380-384.
作者姓名:兰景宏  王芳  吉利久  贾嵩
作者单位:北京大学微电子系,北京,100871
基金项目:致谢 作者感谢北大ASIC教研室和北大微电子系的支持.感谢蒋安平博士、陈中建博士的有益讨论,感谢张钢刚和韩临老师在系统方面的支持.
摘    要:提出了2种传输管实现的新型低功耗异或门结构,UPPL(Unsymmetrical Push Pull Pass Transistor Logic)结构和CPPL(Complementary Push Pull Pass Transistor Logic)结构,两者均为非互补输入,互补输出,都能够同时产生异或和同或信号,且输出为全摆幅电压。对新结构在0.18μm工艺1.8V电压下进行了hspice仿真,与已有同类电路在速度、功耗和功耗延迟乘积方面进行了比较。UPPL结构和CPPL结构与2003年Mohamed Elgamel提出的最新设计相比,空负载时,功耗延迟乘积项分别有61.0%和58.4%的降低;扇出为3时,分别有25.3%和45.3%的降低。

关 键 词:低功耗  布尔逻辑  异或门  异或同或逻辑  传输门实现  
收稿时间:2005-04-18
修稿时间:2005-04-182005-06-27

Analysis and Design of Low Power XOR-XNOR Circuits
LAN Jinghong,WANG Fang,JI Lijiu,JIA Song.Analysis and Design of Low Power XOR-XNOR Circuits[J].Acta Scientiarum Naturalium Universitatis Pekinensis,2006,42(3):380-384.
Authors:LAN Jinghong  WANG Fang  JI Lijiu  JIA Song
Institution:Department of Microelectronics, Peking University, Beijing, 100871
Abstract:Two novel low power pass transistor based XOR-XNOR circuits are proposed, UPPL (Unsymmetrical Push Pull Pass Transistor Logic) and CPPL (Complementary Push Pull Pass Transistor Logic). They both input single rail signals and output dual rail signals, which can get XOR and XNOR signals simultaneously. The output signals are full swing voltage. Hspice simulation under 0.18μm technology 1.8V voltage showed improvement on speed and power-delay product compared with some other circuits. Compared with the latest circuits, which was proposed by Mohamed Elgamel in 2003, the UPPL and CPPL circuits have 61.0% and 58.4% decreases on power delay product respectively without load. And with fanout three, they have 25.3% and 45.3% decreases respectively.
Keywords:low power  Boolean logic  XOR circuit  XOR-XNOR logic  pass transistor logic
本文献已被 CNKI 维普 万方数据 等数据库收录!
点击此处可从《北京大学学报(自然科学版)》浏览原始摘要信息
点击此处可从《北京大学学报(自然科学版)》下载免费的PDF全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号