首页 | 本学科首页   官方微博 | 高级检索  
     检索      

一种通用的可编程双模分频器
引用本文:黄水龙,王志华.一种通用的可编程双模分频器[J].北京大学学报(自然科学版),2007,43(1):109-112.
作者姓名:黄水龙  王志华
作者单位:清华大学电子工程系,北京,100084;清华大学深圳研究生院,深圳,518055
基金项目:国家高技术研究计划发展专项经费,国家重点基础研究发展计划(973计划)
摘    要:提出了一种通用的可编程双模分频器,电路主要由3部分组成: 9/8预分频器,8位可编程计数器和ΣΔ调制器构成。通过打开或者关断ΣΔ调制器的输出来实现分数和整数分频两种工作模式,仅用一个可编程计数器实现吞脉冲分频器的功能。9/8预分频器采用提高的TSPC动态触发器实现,而可编程分频器和调制器采用数字综合后布局布线的方法实现。基于SMIC 0.18μm 1.8V 电源CMOS工艺的SpectreVerilog仿真表明:它能在分频比56-2 047范围内工作,最大工作频率大于2GHz,消耗的电流小于4mA,适合应用在高性能的频率综合器中。

关 键 词:分频器  ΣΔ调制器  计数器  三线接口  
收稿时间:2006-04-11
修稿时间:2006-04-122006-05-21

A Generic Programmable Dual Modulus Divider
HUANG Shuilong,WANG Zhihua.A Generic Programmable Dual Modulus Divider[J].Acta Scientiarum Naturalium Universitatis Pekinensis,2007,43(1):109-112.
Authors:HUANG Shuilong  WANG Zhihua
Institution:Department of Electronics, Tsinghua University, Beijing, 100084 ; Shenzhen Graduate School, Tsinghua University, Shenzhen, 518055
Abstract:A programmable dual modulus divider is proposed. The circuit mainly includes three building blocks: prescaler, 8-bit programmable counter and ∑△ modulator. Two operation modes (integer/fractional-N) are achieved by switching on/off the output signal of the ∑△ modulator. Only a programmable counter is needed for the swallow pulse divider. The prescaler was designed by using the improved dynamic TSPC triggers, and the other blocks were realized by the way of digital synthesis, placing and routing.Based on 0. 18 μm 1.8 V CMOS technology, SpectreVerilog simulations verify that it can operate within the division ratio of 56-2 047 with 2 GHz maximum operation frequency and < 4 mA current dissipation. The circuit is very simple and can be used in the high performance PLL frequency synthesizer.
Keywords:divider  counter  3-wire bus
本文献已被 CNKI 维普 万方数据 等数据库收录!
点击此处可从《北京大学学报(自然科学版)》浏览原始摘要信息
点击此处可从《北京大学学报(自然科学版)》下载免费的PDF全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号