首页 | 本学科首页   官方微博 | 高级检索  
     检索      

单器件时钟负载限制竞争RAM锁存器设计
引用本文:贾嵩,刘黎,李涛,李夏禹,王源,张钢刚.单器件时钟负载限制竞争RAM锁存器设计[J].北京大学学报(自然科学版),2014,50(4):685-689.
作者姓名:贾嵩  刘黎  李涛  李夏禹  王源  张钢刚
作者单位:北京大学微纳电子学系, 教育部微电子器件和电路重点实验室, 北京 100871;
摘    要:提出一种新型RAM锁存器, 通过引入并行充电支路, 可避免开关电流和充电速度之间的矛盾。与传统结构相比, 新结构不仅能提高充电速度, 而且能降低短路功耗。 此外, 新结构中时钟负载只有一个MOS管, 能有效降低时钟功耗。 Hspice仿真结果表明, 新的RAM n-锁存器和p-锁存器速度分别提高12.8%和25.5%, 功耗延迟积分别降低19.8%和26.9%。

关 键 词:RAM型锁存器  高速低功耗  低时钟负载  竞争约束  
收稿时间:2013-03-27

A Single Device Clock Loaded Contention Constrained RAM Latch Design
JIA Song;LIU Li;LI Tao;LI Xiayu;WANG Yuan;ZHANG Ganggang.A Single Device Clock Loaded Contention Constrained RAM Latch Design[J].Acta Scientiarum Naturalium Universitatis Pekinensis,2014,50(4):685-689.
Authors:JIA Song;LIU Li;LI Tao;LI Xiayu;WANG Yuan;ZHANG Ganggang
Institution:Key Laboratory of Microelectronics Devices and Circuits MOE, Department of Microelectronics, Peking University, Beijing 100871;
Abstract:A new structure of RAM type latch is proposed in which parallel charging branches are used to solve the contradiction of the switching current and the charging speed. Compared with the conventional structure, new latch can maintain a relatively high rate of charging and reduce the short-circuit power. Furthermore only one MOS transistor is needed as clock load, saving the power consumption of clocking. HSPICE simulation results show that the proposed RAM n-Latch and p-Latch exhibits 12.8% and 25.5% speed improvement, 19.8% and 26.9% PDP (power-delay product) reduction compared to reported structure.
Keywords:RAM-type latch  high-speed and low-power  low clock load  contention constrain  
本文献已被 CNKI 万方数据 等数据库收录!
点击此处可从《北京大学学报(自然科学版)》浏览原始摘要信息
点击此处可从《北京大学学报(自然科学版)》下载免费的PDF全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号