首页 | 本学科首页   官方微博 | 高级检索  
     

高速数字存储示波器的超前滞后电路设计
引用本文:袁继敏,李小玲,陈长龄. 高速数字存储示波器的超前滞后电路设计[J]. 重庆师范大学学报(自然科学版), 2003, 20(4): 31-33
作者姓名:袁继敏  李小玲  陈长龄
作者单位:攀枝花学院,电气信息工程系,四川,攀枝花,617000;电子科技大学,自动化工程学院,成都,610054
摘    要:数字存储示波器的核心是时基电路,超前/滞后控制电路是时基电路的核心。其设计是数字存储示波器的关键。用可编程语言FPGA实现设计了用前置计数器和后置计数器控制触发点前后的采集样点数和数据的方案。

关 键 词:数字存储示波器  超前/滞后控制  计数器  CPLD  仿真
文章编号:1672-6693(2003)04-0031-03
修稿时间:2002-12-12

A Design to Realize the Lead and Lag Control in Digitizing Oscilloscope
YUAN Ji-min,LI Xiao-ling,CHEN Chang-ling. A Design to Realize the Lead and Lag Control in Digitizing Oscilloscope[J]. Journal of Chongqing Normal University:Natural Science Edition, 2003, 20(4): 31-33
Authors:YUAN Ji-min  LI Xiao-ling  CHEN Chang-ling
Affiliation:YUAN Ji-min~1,LI Xiao-ling~1,CHEN Chang-ling~2
Abstract:The core of digitizing storage oscilloscope is the time-based circuit,while the lead and lag control circuit is the core of the time-based circuit,the design of which is the crux of the digitizing storage oscilloscope.This paper gives a design with the programming language FPGA to realize the control of the samples before and after the trigger point and data storage by the software MUXPLUS.
Keywords:digitizing storage oscilloscope  the lead and lag control  counter  CPLD  simulation  
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号