首页 | 本学科首页   官方微博 | 高级检索  
     检索      

基于FPGA和布尔差分的某型雷达电路故障诊断
引用本文:周俊杰,常硕,王德功,祁晓明.基于FPGA和布尔差分的某型雷达电路故障诊断[J].吉林大学学报(信息科学版),2010,28(3):314-319.
作者姓名:周俊杰  常硕  王德功  祁晓明
作者单位:空军航空大学,航空电子工程系,长春,130022;空军航空大学,航空控制工程系,长春,130022
摘    要:为解决求解布尔差分异或运算量大的问题,针对高速实时数据处理的需要,提出了用现场可编程门阵列(FPGA:Field Programmable Gate Array)实现故障测试码生成的方法,并阐述了用该方法对某型机载雷达电路进行故障诊断的全过程。通过仿真结果得出,采用48 MHz的时钟,对八输入的电路生成全部测试码只需43 μs,尤其是对较复杂电路,优势更为明显,为实现该雷达的快速故障诊断提供了一条新思路。

关 键 词:布尔差分  测试码  现场可编程门阵列  故障诊断

Fault Diagnosis for Certain Type of Radar Circuit Based on FPGA and Boolean Difference Calculus
ZHOU Jun-jiea,CHANG Shuoa,WANG De-gonga,QI Xiao-mingb.Fault Diagnosis for Certain Type of Radar Circuit Based on FPGA and Boolean Difference Calculus[J].Journal of Jilin University:Information Sci Ed,2010,28(3):314-319.
Authors:ZHOU Jun-jiea  CHANG Shuoa  WANG De-gonga  QI Xiao-mingb
Institution:aDepartment of Aviation Electronic Engineering;bDepartment of Aviation Control Engineering|Aviation University of Air Force, Changchun 130022, China
Abstract:Boolean difference calculation have many Exclusive OR operation. To resolve this problem and to meet the requirement of high speed data processing, using FPGA(Field Programmable Gate Array) to generate the test set has been proposed and the whole process of fault diagnosis for a certain type of radar circuit based on this method is explained. The simulation results show that the time needed for generating the whole test set is 43 μs when the clock pulse frequency is 48 MHz and the numbers of circuit input are eight. When the input is multiple, it can save more time,it is a new way for diagnosing the fault of this radar rapidly. 
Keywords:boolean difference calculus  test set  field programmable gate array(FPGA)  fault diagnosis  
本文献已被 维普 万方数据 等数据库收录!
点击此处可从《吉林大学学报(信息科学版)》浏览原始摘要信息
点击此处可从《吉林大学学报(信息科学版)》下载免费的PDF全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号