首页 | 本学科首页   官方微博 | 高级检索  
     

基于FPGA与DSP的嵌入式GNSS接收机设计
引用本文:杨树伟. 基于FPGA与DSP的嵌入式GNSS接收机设计[J]. 科学技术与工程, 2011, 11(27)
作者姓名:杨树伟
作者单位:1. 江苏科技大学电子信息学院,镇江,212003
2. 北京耐威集思系统集成有限公司,北京,100029
摘    要:随着GNSS接收机应用的不断深入,其对系统功耗、体积等性能的要求越来越高,大规模集成电路芯片如现场可编程逻辑门阵列(FPGA)和高速数字信号处理器(DSP)等在嵌入式GNSS接收机设计中得到广泛应用。卫星信号数字处理是接收机的核心部件之一,本文提出了一种基于FPGA与DSP模块化的嵌入式接收机的基带信号处理系统设计。利用FPGA完成基带相关器的设计,并由DSP实现卫星信号的信号处理和定位导航解算。通过静态测试试验,说明所设计的GNSS接收机具有体积小、功耗低和实时性强等特点。

关 键 词:GNSS接收机;FPGA;DSP;测试试验
收稿时间:2011-06-21
修稿时间:2011-06-21

Design of Embedded GNSS Receiver Based on FPGA and DSP
yang shu wei. Design of Embedded GNSS Receiver Based on FPGA and DSP[J]. Science Technology and Engineering, 2011, 11(27)
Authors:yang shu wei
Abstract:Along with the deepening of GNSS receiver application, the performance requirements for power consumption and volume is higher and higher, the large-scale integrated circuit chips such as field-programmable gate arrays (FPGA) and high performance digital signal processor (DSP) are widely used in embedded GNSS receiver. a design of baseband signal processing of embedded receiver based on FPGA DSP is introduced in this paper, and one of core design is the digital signal processing unit. FPGA is used to carry correlation. And DSP is designed to achieve processing satellite signal and the navigation data. System static test show that this receiver has characteristic of littler bulk, lower power and real-time.
Keywords:GNSS receiver   FPGA   DSP   Static test
本文献已被 万方数据 等数据库收录!
点击此处可从《科学技术与工程》浏览原始摘要信息
点击此处可从《科学技术与工程》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号