首页 | 本学科首页   官方微博 | 高级检索  
     检索      

二维5/3小波变换的结构设计与FPGA实现
引用本文:王承君,熊承义.二维5/3小波变换的结构设计与FPGA实现[J].中南民族大学学报(自然科学版),2006,25(4):50-53.
作者姓名:王承君  熊承义
作者单位:中南民族大学,电子信息工程学院,武汉,430074
摘    要:给出了一种二维5/3小波变换的结构设计与FPGA实现的方法.采用提升的方法完成了一维结构的设计,能够有效地提高系统的数据处理能力.二维结构采用直接的行列分离变换方式,通过增加一个较小的内部RAM单元有效减少系统的控制复杂度.用可综合的Verilog硬件描述语言完成了对设计的描述.并在Quartus Ⅱ软什下进行了功能仿真和逻辑综合,以及综合后的时序仿真.通过硬件仿真结果与采用Matlab的软件仿真结果验证了设计的正确性.实验结果表明:该设计方案具有控制简单和较低的硬件资源需求的优点.

关 键 词:小波变换  提升算法  现场可编程门阵列
文章编号:1672-4321(2006)04-0050-04
收稿时间:2006-09-05
修稿时间:2006年9月5日

Architecture and FPGA-Based Implementation of 2-D 5/3 Discrete Wavelet Transform
Wang Chengjun,Xiong Chengyi.Architecture and FPGA-Based Implementation of 2-D 5/3 Discrete Wavelet Transform[J].Journal of South-Central Univ for,2006,25(4):50-53.
Authors:Wang Chengjun  Xiong Chengyi
Institution:College of Electronics and Information Engineering, SCUFN, Wuhan 430074, China
Abstract:An effective architecture design and Hardware implementation using FPGA for 2-D 5/3 wavelet transform is investigated.One-D architecture can improve the data process capacity when the lifting scheme is adopted.With an additional small RAM,the control complexity of 2-D architecture can be efficiently reduced.Verilog HDL models for all the designs are described,which have been synthesized,simulated and configured into FPGA chip using integration software tool Quartus II.We have validated the design by comparing the results of hardware simulation with that of MATLAB simulation.The experimental results show that the design has the advantages of simplicity of control logic and low hardware cost.
Keywords:discrete wavelet transform  lifting algorithm  FPGA
本文献已被 CNKI 维普 万方数据 等数据库收录!
点击此处可从《中南民族大学学报(自然科学版)》浏览原始摘要信息
点击此处可从《中南民族大学学报(自然科学版)》下载免费的PDF全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号