首页 | 本学科首页   官方微博 | 高级检索  
     检索      


Design of a 6.25 Gbps backplane SerDes with adaptive decision feedback equalization
Authors:Zhou Mingzhu  Zhu En  Wang Zhigong
Institution:Institute of Radio Frequency and Optoelectronic ICs,Southeast University,Nanjing 210096,P.R.China
Abstract:A 625 Gbps SerDes core used in the high speed backplane communication receiver has been designed based on the OIF-CEI-02.0 standard. To counteract the serious Inter-Symbol-Interference (ISI), the core employed a half-rate four-tap decision feedback equalizer (DFE). The equalizer used the Sign-sign least mean-squared (SS-LMS) algorithm to realize the coefficient adaptation. An automatic gain control (AGC) amplifier with the sign least mean-squared (S-LMS) algorithm has been used to compensate the transmission media loss. To recover the clock signal from the input data serial and provide for the DFE and AGC, a bang-bang clock recovery (BB-CR) is adopted. A third order phase loop lock (PLL) model was proposed to predict characteristics of the BB-CR. The core has been verified by behavioral modeling in MATLAB. The results indicate that the core can meet the specifications of the backplane receiver. The DFE recovered data over a 34″ FR-4 backplane has a peak-to-peak jitter of 17 ps, a horizontal eye opening of 087 UI, and a vertical eye opening of 500 mVpp.
Keywords:Serializer/Desterilizer (SerDes)  adaptive equalizer  decision feedback equalization (DFE)  automatic gain control (AGC) amplifier  bang-bang clock recovery (BB-CR)
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号