首页 | 本学科首页   官方微博 | 高级检索  
     检索      

基于遗传算法的分割可测试设计
引用本文:李宇飞,余宙,付宇卓.基于遗传算法的分割可测试设计[J].上海交通大学学报,2007,41(11):1774-1777,1782.
作者姓名:李宇飞  余宙  付宇卓
作者单位:上海交通大学,微电子学院,上海,200240
摘    要:基于遗传算法,建立了片上系统芯片(SOC)的图模型,对逻辑级的SOC结构进行精确量化;然后,对模型应用遗传算法进行分析,得到了电路的理想分割结果;最后,基于分割结果,实现一颗SOC的可测试设计(DFT).实验结果表明,在分割的均匀度与附加电路代价方面,该方法相比原有的DFT方法有显著的改进.

关 键 词:片上系统芯片  可测试设计  测试功耗  分割  遗传算法
文章编号:1006-2467(2007)11-1774-04
收稿时间:2006-11-18
修稿时间:2006年11月18

Genetic Algorithm Based Partition Design For Test (DFT)
LI Yu-fei,YU Zhou,FU Yu-zhuo.Genetic Algorithm Based Partition Design For Test (DFT)[J].Journal of Shanghai Jiaotong University,2007,41(11):1774-1777,1782.
Authors:LI Yu-fei  YU Zhou  FU Yu-zhuo
Abstract:A genetic algorithm based low power design for test(DFT) method was presented to reduce the power consumption of a system-on-chip(SOC) significantly during the test.This method overcomes the own restriction of normal partition based DFT,such the by-product cost and uncontrollable partition results.Firstly,a graphic model is established for the general SOC to obtain the accurate quantisation.Then the genetic algorithm is applied to the graphic model to obtain an optimized partition.At last,the DFT on an SOC is implemented based on the partition results.The simulation results show that the remarkable improvement is obtained in the respects of cost of the extra circuit and the rationality of partition.
Keywords:system-on-chip(SOC)  design for test(DFT)  test power  partition  genetic algorithm
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号