首页 | 本学科首页   官方微博 | 高级检索  
     


Design and implementation of 1 GHz high speed data acquisition system
Authors:Zou Lin  Wang Xuegang  Qian Lu
Affiliation:School of Electronic Engineering, Univ. of Electronic Science and Technology of China, Chengdu 610054, P. R. China
Abstract:With the development of current electronic technology, numerous high-speed data acquisition systems provide a variety of potential benefits. This article describes a high-speed data acquisition system which consists of ECL logic and TTL logic devices, samples and stores data with a 1 GHz clock. This system is accomplished easily and works stably. A performance test of this system has been undertaken and the results show that the effective number of bits (ENOB) is more than 6.5 bits.
Keywords:A/D converter  high-speed data acquisition system  effective number of bits.
本文献已被 维普 万方数据 等数据库收录!
点击此处可从《系统工程与电子技术(英文版)》浏览原始摘要信息
点击此处可从《系统工程与电子技术(英文版)》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号