首页 | 本学科首页   官方微博 | 高级检索  
     检索      

基于DDS和PLL技术实现的L波段高码速率(16Mb/s)MSK调制源
引用本文:杨杰,杨光,孙敏,宋烨曦.基于DDS和PLL技术实现的L波段高码速率(16Mb/s)MSK调制源[J].科学技术与工程,2014,14(1).
作者姓名:杨杰  杨光  孙敏  宋烨曦
作者单位:四川九洲电器集团有限责任公司,四川九洲电器集团有限责任公司,四川九洲电器集团有限责任公司,四川九洲电器集团有限责任公司
摘    要:本文介绍了一种实现MSK调制信号的方法。该方法结合了DDS和PLL技术的特点,采用二次混频方案,实现了码速率达16Mb/s的L波段(1030MHz和1090MHz)MSK调制信号源。文中对调制后的信号质量进行了测试,并通过测试结果对DDS系统时钟与FPGA系统时钟同步的重要性进行了说明。测试结果表明该信号源的EVM RMS值最大为6.7%(在1030MHz时测得),最小仅为2.3%(在1090MHz时测得),并且当DDS系统时钟与FPGA系统时钟同步时,其调制信号的信号质量要大大优于两者不同步时的信号质量。

关 键 词:MSK  EVM  DDS  PLL
收稿时间:2013/7/17 0:00:00
修稿时间:9/3/2013 12:00:00 AM

L-band High Code Rate (16Mb/s) MSK Modulation Source Based on DDS and PLL Technology
Yang Jie,Yang Guang,Sun Ming and Song Yexi.L-band High Code Rate (16Mb/s) MSK Modulation Source Based on DDS and PLL Technology[J].Science Technology and Engineering,2014,14(1).
Authors:Yang Jie  Yang Guang  Sun Ming and Song Yexi
Abstract:This paper has introduced a method to realize MSK modulation signals. This method combines the characteristics of DDS and PLL technology, using twice-mixing solutions to achieve a L-band (1030MHz and 1090MHz) MSK modulation signal source, of which code rate is up to 16Mb/s. Modulated signal quality has been tested and the importance of the synchronization of DDS system clock and FPGA system clock is also described in this paper. Test results show that the maximum value of EVM RMS of this signal source is 6.7% (when measured at 1030MHz), and the minimum value is only 2.3% (when measured at 1090MHz), and when DDS system clock and FPGA system clock is synchronous, the modulated signal quality is much better than that which is tested when DDS system clock and FPGA system clock is asynchronous.
Keywords:MSK  EVM  DDS  PLL
点击此处可从《科学技术与工程》浏览原始摘要信息
点击此处可从《科学技术与工程》下载免费的PDF全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号