首页 | 本学科首页   官方微博 | 高级检索  
     检索      

适合SoC应用的片上集成输出电容快速响应LDO
引用本文:沈良国,张兴,赵元富.适合SoC应用的片上集成输出电容快速响应LDO[J].北京大学学报(自然科学版),2009,45(1):35-41.
作者姓名:沈良国  张兴  赵元富
作者单位:1.北京大学信息科学技术学院微电子学系,北京100871;2.北京微电子技术研究所,北京100076;
摘    要:提出了适合SoC应用的片上集成输出电容快速响应低压差线性稳压器(LDO)。通过使用一种新颖的双向非对称缓冲器,消除了由LDO传输元件寄生电容产生的右半平面零点。该零点的消除不仅提高了LDO的稳定性,而且可以有效拓展其单位增益带宽,从而改善瞬态响应性能。基于该缓冲器的LDO,其相位裕度大于55°,单位增益带宽可达1.7MHz,在负载电流以50mA/μs的速度阶跃变化时输出电压变化量小于100mV。

关 键 词:低压差线性稳压器  右半平面零点  片上集成输出电容  系统芯片  
收稿时间:2007-12-09

Capacitor-Less Fast-Response LDO for SoC Applications
SHEN Liangguo,ZHANG Xing,ZHAO Yuanfu.Capacitor-Less Fast-Response LDO for SoC Applications[J].Acta Scientiarum Naturalium Universitatis Pekinensis,2009,45(1):35-41.
Authors:SHEN Liangguo  ZHANG Xing  ZHAO Yuanfu
Institution:1. Department of Microelectronics, School of Electronics Engineering and Computer Science, Peking University, Beijing 100871; 2. Beijing Microelectronics Technology Institute, Beijing 100076;
Abstract:A low-dropout (LDO) voltage regulator with on-chip output capacitor for SoC applications is presented. The right-half-plane (RHP) zero generated by the gate-drain parasitic capacitance of the LDO pass element can be removed by a novel bi-directional asymmetric buffer (BDAB). This RHP zero removal scheme can enhance the stability, increase the unit-gain frequency (UGF) and improve the transient response performance. Post-layout simulation results of the proposed LDO show that the phase margin is better than 55°, the UGF is up to 1.7 MHz, while the overshoot and undershoot of the output voltages are less than 100 mV when the load current changes at a rate of 50 mA/μs.
Keywords:voltage regulator  right-half-plane zero  capacitor-less  SoC
本文献已被 CNKI 万方数据 等数据库收录!
点击此处可从《北京大学学报(自然科学版)》浏览原始摘要信息
点击此处可从《北京大学学报(自然科学版)》下载免费的PDF全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号