首页 | 本学科首页   官方微博 | 高级检索  
     检索      

一种用于CMOS图像传感器的10位高速列级ADC
引用本文:姚素英,徐文静,高静,聂凯明,徐江涛.一种用于CMOS图像传感器的10位高速列级ADC[J].天津大学学报(自然科学与工程技术版),2014(3):243-248.
作者姓名:姚素英  徐文静  高静  聂凯明  徐江涛
作者单位:天津大学电子信息工程学院,天津300072
基金项目:国家自然科学基金资助项目(61076024,61036004).
摘    要:提出了一种适用于高速小尺寸像素的列级ADC,该ADC采用单斜ADC(single-slope ADC,SS ADC)与逐次逼近ADC(successive-approximation ADC,SA ADC)相结合的方式在提高模数转换速度的同时减小了芯片面积.SS ADC实现5位粗量化,SA ADC实现5位细量化,SA ADC中5位分段电容DAC的桥接电容采用单位电容并利用区间交叠方式实现了误差校正.采用GSMC 0.18,μm 1P4M标准CMOS工艺对电路进行设计,仿真结果表明:所提出的列级ADC在167,kHz/s采样率和3.3,V电源电压下,有效位数9.81,每列功耗0.132,mW,速度比传统SS ADC提高了22倍.

关 键 词:CMOS图像传感器  列级ADC  单斜ADC  逐次逼近ADC

A 10-Bit High Speed Column-Parallel ADC for CMOS Image Sensor
Yao Suying,Xu Wenjing,Gao Jing,Nie Kaiming,Xu Jiangtao.A 10-Bit High Speed Column-Parallel ADC for CMOS Image Sensor[J].Journal of Tianjin University(Science and Technology),2014(3):243-248.
Authors:Yao Suying  Xu Wenjing  Gao Jing  Nie Kaiming  Xu Jiangtao
Institution:(School of Electronic Information Engineering, Tianjin University, Tianjin 300072, China)
Abstract:A column-parallel ADC for high speed and small pixel size CMOS image sensor is proposed. The proposed ADC not only improves speed but also decreases chip area by combining single-slope ADC(SS ADC)with successive-approximation ADC(SA ADC). SS ADC converts the upper five bits,and SA ADC converts the lower five bits. The coupling capacitor of 5-bit segmented capacitive DAC in SA ADC is a unit capacitor. In addition,error correction is realized by interval overlap. The proposed ADC,which is designed in 0.18,μm 1P4M standard CMOS process, shows an effective bit number of 9.81 at 167,kHz/s. It dissipates 0.132,mW with a 3.3,V power supply. The speed is 22,times faster than that of the conventional SS ADC.
Keywords:列级ADC  单斜ADC  逐次逼近ADC  CMOS image sensor  column-parallel ADC  single-slope ADC  successive-approximation ADC
本文献已被 CNKI 维普 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号