首页 | 本学科首页   官方微博 | 高级检索  
     检索      

一种基于时延和功耗双重优化目标的布局算法
引用本文:王东平,毛军发.一种基于时延和功耗双重优化目标的布局算法[J].上海交通大学学报,2007,41(5):689-692.
作者姓名:王东平  毛军发
作者单位:上海交通大学,电子工程系,上海,200240
基金项目:国家自然科学基金;广东省深圳市华为技术有限公司资助项目
摘    要:针对标准单元模式的超大规模集成电路布局问题,提出一种新的基于时延和功耗双重优化目标的布局算法.在以优化时延为目标函数的布局结果基础上,进一步降低芯片的功耗特性,并通过算法设计较好地解决了两者优化方向的一致性.通过标准单元测试电路的实验结果表明,该算法在时延及功耗优化方面综合性能良好.

关 键 词:超大规模集成电路  布局  时延  功耗  互连线
文章编号:1006-2467(2007)05-0689-04
收稿时间:2006-05-10
修稿时间:2006年5月10日

A New Placement Algorithm Based on Timing-Driven and Power-minimized Optimization Objective
WANG Dong-ping,MAO Jun-fa.A New Placement Algorithm Based on Timing-Driven and Power-minimized Optimization Objective[J].Journal of Shanghai Jiaotong University,2007,41(5):689-692.
Authors:WANG Dong-ping  MAO Jun-fa
Abstract:Facing the severe challenges of placement in very large scale integrated circuits based on standard cell,a new placement algorithm based on both timing-driven and power minimized optimization objective was presented.Based on the placement result which was optimized by timing-driven objective,the power dissipation of the circuit was minimized,Besides,this optimization method was well adopted to combine the timing-driven optimization and power minimization.According to the experimental results of MCNC(microelectronics centre of north -Carolina) standard cell benchmarks,the longest path delay and power dissipation are both improved.
Keywords:very large scale integrated circuits  placement  timing-driven  power dissipation  interconnect
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号